Web data books

Viewable GIF files for the vgalib. This release contains 20 inverting and non-inverting gates. Each cell has a typical timing arc and input pin capacitance in 0.13µm generic technology, along with its leakage and dynamic power, size, layout, and the transistor schematic. Transistor sizes are given in lambda, where for this 0.13µm technology, lambda=0.055µm. The cell height is 88 lambda (4.84µm) with power supply rails 8 lambda (0.66µm) wide in metal-2. The maximum P and N transistor widths before folding are 26λ and 18λ respectively.

This is a classic gate array library where each base has four transistors and the bases are separated by field oxide.

description of the vgalib characterisation methodology (same as the vsclib)

aoi21 standard cell family, vgalib   1× 2/1 AND-NOR gates
iv1 standard cell family, vgalib   5× inverters
mxi2 standard cell family, vgalib   1× inverting 2-way muxes
nd2 standard cell family, vgalib   3× 2-NAND gates
nd2a standard cell family, vgalib   1× 2-NAND gates with one inverting input
nd3 standard cell family, vgalib   1× 3-NAND gates
nr2 standard cell family, vgalib   3× 2-NOR gates
nr2a standard cell family, vgalib   1× 2-NOR gates with one inverting input
nr3 standard cell family, vgalib   1× 3-NOR gates
oai21 standard cell family, vgalib   1× 2/1 OR-NAND gates
xnr2 standard cell family, vgalib   1× 2 input exclusive NOR gates
xor2 standard cell family, vgalib   1× 2 input exclusive OR gates