xaon21 standard cell family

2-I/P exclusive OR gate with 2-AND input
xaon21 symbol
4 XOR gates with 2-AND gate input designed for minimum transistor count and hence smallest size. The AND gate is made by changing the inverter on the a input of a 2-XOR gate into a 2-NAND gate. The Prop and Ramp delays below are the average of the inverting and non-inverting delays. The Synopsys Liberty format .LIB file has the correct delays for each case.
z:((a1*a2)^b) cell width power Generic 0.13um typical timing (ps & ps/fF), pin a2.
leakage dynamic tR=PropR+RampR×Load(fF), tF=PropF+RampF×Load(fF)
wsclib013 gates lambda 0.13um nW nW/MHz PinCap PropR RampR PropF RampF
xaon21v0x05 3.3  80 4.40 1.00  18.3  3.9f  90  5.22  82  4.06
xaon21v0x1 3.7  88 4.84 1.41  26.7  4.9f  90  3.42  86  2.90
xaon21v0x2 6.0 144 7.92 2.89  57.0  9.9f  90  1.72  86  1.46
xaon21v0x3 7.3 176 9.68 4.40  74.8 16.5f  78  1.17  78  0.96
xaon21v0x05
 
Effort
FO4 Log.
a1 /\ 1.92 1.77
¯_ 2.58
a2 /\ 1.94 1.82
¯_ 2.61
b /\ 2.29 2.98
¯_ 1.89
xaon21v0x05 schematic xaon21v0x05 standard cell layout
xaon21v0x1
 
Effort
FO4 Log.
a1 /\ 1.83 1.54
¯_ 2.49
a2 /\ 1.82 1.53
¯_ 2.48
b /\ 2.16 2.81
¯_ 1.90
xaon21v0x1 schematic xaon21v0x1 standard cell layout
xaon21v0x2
 
Effort
FO4 Log.
a1 /\ 1.77 1.46
¯_ 2.42
a2 /\ 1.84 1.56
¯_ 2.50
b /\ 2.15 2.81
¯_ 1.85
xaon21v0x2 schematic xaon21v0x2 standard cell layout
xaon21v0x3
 
Effort
FO4 Log.
a1 /\ 1.78 1.66
¯_ 2.55
a2 /\ 1.74 1.64
¯_ 2.52
b /\ 1.88 2.28
¯_ 1.88
xaon21v0x3 schematic xaon21v0x3 standard cell layout