on12 standard cell family

2-I/P NAND gate with inverted input
on12 symbol
The on12_x1 is a single stage 2-NAND with one inverted input having a stage effort of about 1.3 and output P/N ratio of 1.7. The on12_x4 is a 2-NOR with an inverted input driving an output inverter, with stage efforts of about 1.3 and 4.4 and output P/N ratio of 2.
q:(i0*i1')' cell width power Generic 0.13um typical timing (ps & ps/fF), pin i0.
leakage dynamic tR=PropR+RampR×Load(fF), tF=PropF+RampF×Load(fF)
ssxlib013 gates lambda 0.13um nW nW/MHz PinCap PropR RampR PropF RampF
on12_x1 1.7  50 2.75 1.04   8.6  4.4f  46  2.96  35  1.94
on12_x4 2.7  80 4.40 2.19  56.2  3.7f 141  0.76 164  0.62
on12_x1
 
Effort
FO4 Log.
i0 /\ 1.20 1.25
¯_
i1 /\
¯_ 1.70
on12_x1 schematic on12_x1 standard cell layout
on12_x4
 
Effort
FO4 Log.
i0 /\ 2.33 0.30
¯_
i1 /\
¯_ 2.03
on12_x4 schematic on12_x4 standard cell layout