xoon21 standard cell family

2-I/P exclusive OR gate with 2-OR input
xoon21 symbol
4 XOR gates with 2-OR gate input designed for minimum transistor count and hence smallest size. The OR gate is made by changing the inverter on the a input of a 2-XOR gate into a 2-NOR gate. The Prop and Ramp delays below are the average of the inverting and non-inverting delays. The Synopsys Liberty format .LIB file has the correct delays for each case.
z:((a1+a2)^b) cell width power Generic 0.13um typical timing (ps & ps/fF), pin a2.
leakage dynamic tR=PropR+RampR×Load(fF), tF=PropF+RampF×Load(fF)
wsclib013 gates lambda 0.13um nW nW/MHz PinCap PropR RampR PropF RampF
xoon21v0x05 3.3  80 4.40  0.90  16.6  3.6f  93  6.64  92  4.68
xoon21v0x1 4.0  96 5.28 1.27  27.2  7.0f  85  3.60  84  2.62
xoon21v0x2 5.7 136 7.48 2.54  54.4 11.2f  92  2.13  89  1.33
xoon21v0x3 8.3 200 11.00 3.83  73.1 16.4f  85  1.32  89  1.00
xoon21v0x05
 
Effort
FO4 Log.
a1 /\ 2.27 2.06
¯_ 2.98
a2 /\ 2.13 2.03
¯_ 2.89
b /\ 2.10 2.39
¯_ 2.34
xoon21v0x05 schematic xoon21v0x05 standard cell layout
xoon21v0x1
 
Effort
FO4 Log.
a1 /\ 2.22 2.17
¯_ 2.98
a2 /\ 2.08 2.12
¯_ 2.85
b /\ 1.97 2.35
¯_ 2.00
xoon21v0x1 schematic xoon21v0x1 standard cell layout
xoon21v0x2
 
Effort
FO4 Log.
a1 /\ 2.22 1.99
¯_ 2.87
a2 /\ 2.07 1.94
¯_ 2.78
b /\ 1.83 1.98
¯_ 2.11
xoon21v0x2 schematic xoon21v0x2 standard cell layout
xoon21v0x3
 
Effort
FO4 Log.
a1 /\ 2.14 1.94
¯_ 2.79
a2 /\ 1.99 1.89
¯_ 2.68
b /\ 1.83 2.08
¯_ 2.13
xoon21v0x3 schematic xoon21v0x3 standard cell layout