mxi2 standard cell family

Inverting 2-way multiplexers
mxi2 symbol
2 styles of mux are shown here. The v0 muxes use two clocked inverters to drive the output; the v2 muxes use a CMOS transfer gate.
The v0 style of 2-way mux has the smallest dimensions but is not as fast as the v2 style. This is because the output CMOS transfer gate transistors help drive the output both high and low.
z:((a0*s')+(a1*s))' cell width power Generic 0.13um typical timing (ps & ps/fF), pin a0.
leakage dynamic tR=PropR+RampR×Load(fF), tF=PropF+RampF×Load(fF)
wsclib013 gates lambda 0.13um nW nW/MHz PinCap PropR RampR PropF RampF
mxi2v0x05 2.3  56 3.08  0.67   7.8  2.7f  59  7.32  53  5.32
mxi2v2x05 2.7  64 3.52  0.55   8.4  2.2f  61  6.39  56  5.00
mxi2v0x1 2.3  56 3.08 1.02  13.9  4.3f  68  4.67  52  3.13
mxi2v2x1 2.7  64 3.52  0.94  15.0  4.0f  60  3.48  55  2.73
mxi2v0x2 4.0  96 5.28 1.98  27.2  8.5f  67  2.34  54  1.70
mxi2v2x2 4.7 112 6.16 1.69  29.1  6.9f  62  1.91  57  1.51
mxi2v2x3 6.0 144 7.92 2.66  43.5 11.3f  58  1.15  54  0.91
mxi2v2x4 9.3 224 12.32 4.41  71.3 18.9f  57  0.71  53  0.55
mxi2v0x05
 
Effort
FO4 Log.
a0 /\ 1.78 1.98
¯_
a1 /\ 1.84 2.07
¯_
s /\ 2.55 3.39
¯_ 3.12
mxi2v0x05 schematic mxi2v0x05 standard cell layout
mxi2v2x05
 
Effort
FO4 Log.
a0 /\ 1.57 1.49
¯_
a1 /\ 1.58 1.51
¯_
s /\ 1.98 2.67
¯_ 1.91
mxi2v2x05 schematic mxi2v2x05 standard cell layout
mxi2v0x1
 
Effort
FO4 Log.
a0 /\ 1.82 1.96
¯_
a1 /\ 1.85 1.97
¯_
s /\ 2.09 2.99
¯_ 2.53
mxi2v0x1 schematic mxi2v0x1 standard cell layout
mxi2v2x1
 
Effort
FO4 Log.
a0 /\ 1.54 1.46
¯_
a1 /\ 1.53 1.44
¯_
s /\ 1.73 2.22
¯_ 1.72
mxi2v2x1 schematic mxi2v2x1 standard cell layout
mxi2v0x2
 
Effort
FO4 Log.
a0 /\ 1.85 1.99
¯_
a1 /\ 1.84 1.98
¯_
s /\ 1.89 2.63
¯_ 2.45
mxi2v0x2 schematic mxi2v0x2 standard cell layout
mxi2v2x2
 
Effort
FO4 Log.
a0 /\ 1.52 1.38
¯_
a1 /\ 1.54 1.39
¯_
s /\ 1.67 2.00
¯_ 1.68
mxi2v2x2 schematic mxi2v2x2 standard cell layout
mxi2v2x3
 
Effort
FO4 Log.
a0 /\ 1.47 1.36
¯_
a1 /\ 1.47 1.34
¯_
s /\ 1.56 1.88
¯_ 1.60
mxi2v2x3 schematic mxi2v2x3 standard cell layout
mxi2v2x4
 
Effort
FO4 Log.
a0 /\ 1.47 1.39
¯_
a1 /\ 1.46 1.35
¯_
s /\ 1.54 1.86
¯_ 1.54
mxi2v2x4 schematic mxi2v2x4 standard cell layout